3. Gystem bas

3. Control bus

Control bus carries control signals like memory read / write, Ilo read & write, interrupts, etc. These indicate type of actions.

A



|                            |                                                                                                                                                                 |     |                | F519C009Z                    |  |
|----------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|----------------|------------------------------|--|
| 70                         | 0 2 5                                                                                                                                                           | 1 2 |                |                              |  |
| Q. 21                      | Any 2 out of 3                                                                                                                                                  |     |                |                              |  |
| a.d                        | State all control signals generated by 30 51 52                                                                                                                 |     |                |                              |  |
|                            |                                                                                                                                                                 |     |                |                              |  |
| ->                         | SD- SD. S2 S1 S0 are the status lines                                                                                                                           |     |                |                              |  |
|                            | that reflect type of operation being carried out                                                                                                                |     |                |                              |  |
|                            | Sports. S2, S1, S0 are the status lines that reflect type of operation being carried out by the processor                                                       |     |                |                              |  |
|                            |                                                                                                                                                                 |     |                |                              |  |
|                            | Following are control signals generated by these:                                                                                                               |     |                |                              |  |
|                            | =                                                                                                                                                               | -   |                | E +5-                        |  |
|                            | S <sub>2</sub>                                                                                                                                                  | Si  | S <sub>0</sub> | Function T town at 1 dal 1   |  |
|                            | 0                                                                                                                                                               | 0   | 0              | Interrupt Acknowledge        |  |
|                            | 0                                                                                                                                                               | 1   | 0              | Read I/O port Write I/O port |  |
|                            | 0                                                                                                                                                               | 1   | 1              | Halt post                    |  |
|                            | 1                                                                                                                                                               | 0   | 0              | Code access                  |  |
|                            | 1                                                                                                                                                               | 0   | 1              | Read memory                  |  |
|                            | 1                                                                                                                                                               | 1   | 0              | Write memory                 |  |
| hall the                   | 1                                                                                                                                                               | 1   | 1              | Passive                      |  |
| Harris .                   |                                                                                                                                                                 |     |                |                              |  |
| C-                         | Explain 4 rotate instructions with their syntax, operation                                                                                                      |     |                |                              |  |
|                            | L'example                                                                                                                                                       |     |                |                              |  |
| ->                         | Rotate instructions are as follows:                                                                                                                             |     |                |                              |  |
|                            | 1. ROL (Rotate Left)                                                                                                                                            |     |                |                              |  |
|                            | ROL instruction votates mentioned bits in                                                                                                                       |     |                |                              |  |
|                            | (MSR) Latterest Lit is stared as usel sight most Lit                                                                                                            |     |                |                              |  |
|                            | and it is also stored in carry flag                                                                                                                             |     |                |                              |  |
|                            | register to left side one by one such that (MSB) leftmost bit is stored as (LSB) rightmost bit and it is also stored in carry flag.  Syntax - ROL Register, Bit |     |                |                              |  |
|                            | Example - ROL AH, 4                                                                                                                                             |     |                |                              |  |
|                            | CF < MSB < LSB                                                                                                                                                  |     |                |                              |  |
|                            | 1                                                                                                                                                               |     |                |                              |  |
|                            |                                                                                                                                                                 |     |                |                              |  |
|                            |                                                                                                                                                                 |     |                |                              |  |
| CONTRACTOR OF THE PARTY OF |                                                                                                                                                                 |     |                |                              |  |

| 02.               |                                                                                                                                                                                                                   |  |  |  |  |
|-------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| C                 | Continue continued                                                                                                                                                                                                |  |  |  |  |
|                   | 2. ROR (Rotate right)  ROR instruction stands for rotates                                                                                                                                                         |  |  |  |  |
|                   |                                                                                                                                                                                                                   |  |  |  |  |
|                   | mentioned bits in xeaister to right side one                                                                                                                                                                      |  |  |  |  |
|                   | mentioned bits in register to right side one by one such that LSB is stored in MSB                                                                                                                                |  |  |  |  |
|                   | and also stored in Carry Flag                                                                                                                                                                                     |  |  |  |  |
|                   | Syntax - ROR Register, bits to be skifted                                                                                                                                                                         |  |  |  |  |
|                   | Example - ROR AH, 4                                                                                                                                                                                               |  |  |  |  |
|                   |                                                                                                                                                                                                                   |  |  |  |  |
|                   | $\begin{array}{ccc} MSB & \longrightarrow LSB & \longrightarrow CF \\ \uparrow & & & & & & & & & & & & & & & & & &$                                                                                               |  |  |  |  |
|                   | 1                                                                                                                                                                                                                 |  |  |  |  |
| 3,747.7           |                                                                                                                                                                                                                   |  |  |  |  |
|                   | 3. RCL (Rotate Carry left) ROR instruction rotates mentioned bits in                                                                                                                                              |  |  |  |  |
|                   |                                                                                                                                                                                                                   |  |  |  |  |
|                   | register to left side one by one such that  MSB is stored in Carry Flag & bit                                                                                                                                     |  |  |  |  |
| la hall a         | MSB is stored in Carry Flag & bit                                                                                                                                                                                 |  |  |  |  |
|                   | in carry flag is moved as LSB                                                                                                                                                                                     |  |  |  |  |
|                   | in carry flag is moved as LSB<br>Syntax: RCL Register, bits to be shifted                                                                                                                                         |  |  |  |  |
|                   | Example. RCL CH, I                                                                                                                                                                                                |  |  |  |  |
|                   |                                                                                                                                                                                                                   |  |  |  |  |
|                   | CF ← MSB ← LSB                                                                                                                                                                                                    |  |  |  |  |
|                   |                                                                                                                                                                                                                   |  |  |  |  |
|                   |                                                                                                                                                                                                                   |  |  |  |  |
|                   | 4. RCR (Rotate carry right)                                                                                                                                                                                       |  |  |  |  |
|                   | RCK instruction rotates mentioned bits in                                                                                                                                                                         |  |  |  |  |
|                   | register to right side one by one such that                                                                                                                                                                       |  |  |  |  |
|                   | 158 is stored in carry flag & bit                                                                                                                                                                                 |  |  |  |  |
|                   | in carry flag 13 moved as MSB                                                                                                                                                                                     |  |  |  |  |
|                   | Syntax: RCK Register, bits to be shifted                                                                                                                                                                          |  |  |  |  |
|                   | RCR instruction rotates mentioned bits in register to right side one by one such that LSB is stored in carry flag & bit in carry flag is moved as MSB Syntax: RCR Register, bits to be shifted Example: RCR AH, 4 |  |  |  |  |
|                   | KCK ITII, T                                                                                                                                                                                                       |  |  |  |  |
| Name of the least | MCR - 1CD                                                                                                                                                                                                         |  |  |  |  |
|                   | MSB LSB -> CF                                                                                                                                                                                                     |  |  |  |  |
|                   |                                                                                                                                                                                                                   |  |  |  |  |
| Marie Santa       |                                                                                                                                                                                                                   |  |  |  |  |



(2.3) In this addressing mode offset of operand is stored in one of index registers (DS & ES are default segments of servicely)

Example, Mov BX, [DI]

(Here DI Continued) 4. Reg Indexed addressing mode: (Here, DI contains address) 5. Based indexed addressing mode In this addressing mode, effective address is formed by adding content of Base register (BP/BX) to content of on index register (SI/DI)

DS & ES are default segments for SI & DI respectively Example, MOV AX, [BX][SI] G. Relative based indexed In this addressing mode, effective address is formed by adding an 8/16 bit displacement with sum of contents of any of base registers (BP or BX) & any one of index registers, & recorresponding Default segments are considered. Example, MOV AX, 80H [BP][SI)

#